ImpedanceVerif: On-Chip Impedance Sensing for System-Level Tampering Detection

Authors

  • Tahoura Mosavirik Department of Electrical and Computer Engineering, Worcester polytechnic Institute, Worcester, MA, USA
  • Patrick Schaumont Department of Electrical and Computer Engineering, Worcester polytechnic Institute, Worcester, MA, USA
  • Shahin Tajik Department of Electrical and Computer Engineering, Worcester polytechnic Institute, Worcester, MA, USA

DOI:

https://doi.org/10.46586/tches.v2023.i1.301-325

Keywords:

Anti-Tamper, Power Distribution Network, Physical Attacks, Physical Layer Security, PCB Verification

Abstract

Physical attacks can compromise the security of cryptographic devices. Depending on the attack’s requirements, adversaries might need to (i) place probes in the proximity of the integrated circuits (ICs) package, (ii) create physical connections between their probes/wires and the system’s PCB, or (iii) physically tamper with the PCB’s components, chip’s package, or substitute the entire PCB to prepare the device for the attack. While tamper-proof enclosures prevent and detect physical access to the system, their high manufacturing cost and incompatibility with legacy systems make them unattractive for many low-cost scenarios. In this paper, inspired by methods known from the field of power integrity analysis, we demonstrate how the impedance characterization of the system’s power distribution network (PDN) using on-chip circuit-based network analyzers can detect various classes of tamper events. We explain how these embedded network analyzers, without any modifications to the system, can be deployed on FPGAs to extract the frequency response of the PDN. The analysis of these frequency responses reveals different classes of tamper events from board to chip level. To validate our claims, we run an embedded network analyzer on FPGAs of a family of commercial development kits and perform extensive measurements for various classes of PCB and IC package tampering required for conducting different side-channel or fault attacks. Using the Wasserstein Distance as a statistical metric, we further show that we can confidently detect tamper events. Our results, interestingly, show that even environment-level tampering activities, such as the proximity of contactless EM probes to the IC package or slightly polished IC package, can be detected using on-chip impedance sensing.

Downloads

Published

2022-11-29

How to Cite

Mosavirik, T., Schaumont, P., & Tajik, S. (2022). ImpedanceVerif: On-Chip Impedance Sensing for System-Level Tampering Detection. IACR Transactions on Cryptographic Hardware and Embedded Systems, 2023(1), 301–325. https://doi.org/10.46586/tches.v2023.i1.301-325

Issue

Section

Articles