

# Security on Plastics: Fake or Real?

Nele Mentens, Jan Genoe, Thomas Vandenabeele, Lynn Verschueren, Dirk Smets, Wim Dehaene, Kris Myny

Cryptographic Hardware and Embedded Systems (CHES) August 26-28, 2019, Atlanta, US

# Outline

- Flexible electronics on plastics
- Our implementation
- Our key hiding solution
- Conclusion

# Flexible electronics on plastics Applications



- Commercially used in flexible displays
- Large potential for flexible digital circuits in (passive) RFID/NFC chips, integrated in paper or plastics
- Examples: smart packages, intelligent labels, electronic paper





[source figures: imec]

### Flexible electronics on plastics Technology



- Several thin-film transistor (TFT) technologies exist
- Amorphous metal-oxide TFTs show the best combination of high performance and low processing cost



- Materials:
  - Mo = molybdenum
  - $SiO_2$  = silicon dioxide
  - SiN = silicon nitride
  - a-IGZO = amorphous indium gallium zinc oxide

### Flexible electronics on plastics Comparison with silicon transistors



|                              | silicon (10 nm)              | a-IGZO (5 μm)                                        |                          |
|------------------------------|------------------------------|------------------------------------------------------|--------------------------|
| Core supply voltage          | 0.7 V                        | 5-10 V                                               | Higher power consumptior |
| Charge carrier mobility      | 500-1500 cm <sup>2</sup> /Vs | 2-20 cm <sup>2</sup> /Vs                             | Lower performance        |
| Transistor<br>density        | ~ 45 mio per mm²             | 10 <sup>3</sup> -10 <sup>4</sup> per cm <sup>2</sup> | Larger area              |
| Semiconductor<br>type        | n-type and p-type            | only n-type                                          | Unipolar logic           |
| Cost per 1000<br>transistors | > 0.3 USD                    | > 0.01 USD                                           | Lower cost               |
| Flexible?                    | no                           | yes                                                  | Bendable, stretchable    |

# Flexible electronics on plastics Security challenge

- To secure the communication between the flexible tag and the reader, many hurdles need to be overcome
- In this work, we concentrate on two challenges:
  - Integrate crypto cores in the flexible chip
    - The maximum number of TFTs in one chip, reported up to now, is only 3504
  - Prevent the key bits from being read out
    - The chips are not packaged and the features are relatively large
    - There is no electrically readable/writable memory





[source figures: imec]





| algorithm    |  |  |
|--------------|--|--|
| architecture |  |  |
| gate         |  |  |
| transistor   |  |  |





\*C. De Cannière, O. Dunkelman, M. Knežević, *KATAN and KTANTAN—a family of small and efficient hardware-oriented block ciphers*, CHES 2009, p. 272-288.



feedback



CHES, 2019, Atlanta, US

feedback





#### pseudo-CMOS logic

- 6 TFTs in one NAND gate
- Pull-Down Network (PDN) repeated
- $V_{\text{bias}} > V_{\text{DD}} + 2V_{\text{T}} \rightarrow \text{rail-to-rail output}$







#### a-IGZO semiconductor



#### Our implementation Layout



### Our implementation Measurement setup



# Our implementation Measurement results

- Fixed 80-bit key: 07C1F07C1F07C1F07C1F (hex)
- 1000 plaintexts automatically applied
- 1000 correct ciphertexts for:

$$-V_{DD}$$
 = 10 V and  $V_{bias}$  = 15 V

$$-V_{DD} = 11 \text{ V and } V_{bias} = 16.5 \text{ V}$$

- Maximum clock frequency = 10 kHz
- Number of cycles:
  - 32 (for shifting in the plaintext)
  - 254 (for the actual encryption)
  - 32 (for shifting out the ciphertext)
- Total latency = 31.8 ms

#### Our implementation Key programming

![](_page_14_Picture_1.jpeg)

![](_page_14_Figure_2.jpeg)

#### Our implementation Key programming

![](_page_15_Picture_1.jpeg)

![](_page_15_Figure_2.jpeg)

Our implementation Key programming

![](_page_16_Picture_1.jpeg)

![](_page_16_Figure_2.jpeg)

PROBLEM: The key bits can easily be read out using a microscope

### Our key hiding solution Proposed concept

![](_page_17_Figure_1.jpeg)

The temperature change caused by lasering, shifts the threshold voltage  $(V_T)$  and thus the  $I_d - V_g$  graph

With a fixed input voltage  $(V_{neg})$ , the TFT switches from off to on

![](_page_17_Figure_4.jpeg)

#### First option for key programming

![](_page_17_Figure_6.jpeg)

Second option for key programming

Our key hiding solution Experimental validation

![](_page_18_Picture_1.jpeg)

#### TFT microscope images

![](_page_18_Picture_3.jpeg)

![](_page_18_Picture_4.jpeg)

PROBLEM: The difference is visible between a TFT that has been lasered and a TFT that has not been lasered

#### lasered

not lasered

# Our key hiding solution Experimental validation

![](_page_19_Picture_1.jpeg)

![](_page_19_Figure_2.jpeg)

#### SOLUTION:

Apply different settings of the laser to cause different  $V_T$  shifts that cannot be visually distinguished:

- Setting 1 (top image): attenuation of 45 dB in low energy mode; one pulse applied
- Setting 2 (bottom image): attenuation of 35 dB in low energy mode; two pulses applied

# Conclusion

- We presented:
  - The first cryptographic core on flex foil
  - A solution for the "invisible" programming of the key bits
- There are many more security challenges to be tackled
- The technology is rapidly improving and soon ready for mainstream applications
- It is crucial to guarantee the security of these applications